### **Vishay Semiconductors**



#### Features

VISHA

- Ultra compact LLP75-6A package
- 4-line USB ESD-protection
- Low leakage current
- Low load capacitance C<sub>D</sub> = 0.8 pF
- ESD-protection to IEC 61000-4-2 ± 15 kV contact discharge ± 15 kV air discharge
- · Lead (Pb)-free component
- · Component in accordance to RoHS 2002/95/EC and WEEE 2002/96/EC

#### **Marking** (example only)

Dot = Pin 1 marking XX = Date code YY = Type code (see table below)

| (   | Ord | eri | ng | Inf | forma | tior | ו |
|-----|-----|-----|----|-----|-------|------|---|
| - E |     |     |    |     |       |      |   |

| Device name  | Ordering code     | Taped units per reel<br>(8 mm tape on 7" reel) | Minimum order quantity |  |  |
|--------------|-------------------|------------------------------------------------|------------------------|--|--|
| VBUS054B-HS3 | VBUS054B-HS3-GS08 | 3000                                           | 15 000                 |  |  |

RoHS

COMPLIANT

GREEN

(5-2008)

### Package Data

| Device name  | Package<br>name | Marking code | Weight | Molding compound flammability rating | Moisture sensitivity level           | Soldering conditions     |
|--------------|-----------------|--------------|--------|--------------------------------------|--------------------------------------|--------------------------|
| VBUS054B-HS3 | LLP75-6A        | U6           | 5.1 mg | UL 94 V-0                            | MSL level 1<br>(according J-STD-020) | 260 °C/10 s at terminals |

### Absolute Maximum Ratings

| Rating                | Test conditions                                                                        | Symbol             | Symbol Value  |                  |  |  |
|-----------------------|----------------------------------------------------------------------------------------|--------------------|---------------|------------------|--|--|
| Pook pulso ourrept    | Pin 1, 3, 4 or 6 to pin 2 acc. IEC 61000-4-5; $t_p = 8/20 \ \mu$ s; single shot        | I <sub>PPM</sub> 3 |               | А                |  |  |
| reak puise current    | Pin 5 to pin 2 acc. IEC 61000-4-5; $t_P = 8/20 \ \mu s$ ; single shot                  | I <sub>PPM</sub>   | 10            | А                |  |  |
|                       | Pin 1, 3, 4 or 6 to pin 2<br>acc. IEC 61000-4-5; t <sub>P</sub> = 8/20 μs; single shot | P <sub>PP</sub>    | 45            | W                |  |  |
| Peak puise power      | Pin 5 to pin 2 acc. IEC 61000-4-5; $t_p = 8/20 \ \mu s$ ; single shot                  | P <sub>PP</sub>    | 200           | W                |  |  |
|                       | Contact discharge acc. IEC 61000-4-2; 10 pulses                                        | V <sub>ESD</sub>   | ± 15          | kV               |  |  |
|                       | Air discharge acc. IEC 61000-4-2; 10 pulses                                            | V <sub>ESD</sub>   | ± 15          | kV               |  |  |
| Operating temperature | Junction temperature                                                                   | ТJ                 | - 40 to + 125 | - 40 to + 125 °C |  |  |
| Storage temperature   |                                                                                        | T <sub>STG</sub>   | - 55 to + 150 | °C               |  |  |

\* Please see document "Vishay Green and Halogen-Free Definitions (5-2008)" http://www.vishay.com/doc?99902





20397

### **Vishay Semiconductors**



### **Electrical Characteristics**

Ratings at 25 °C, ambient temperature unless otherwise specified

### VBUS054B-HS3

| Parameter                                                       | Test conditions/remarks                                                                                                        | Symbol              | Min. | Тур.   | Max. | Unit  |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|---------------------|------|--------|------|-------|
| Protection paths                                                | Number of line which can be protected                                                                                          | N lines             |      |        | 4    | lines |
| Reverse stand-off voltage                                       | at I <sub>R</sub> = 0.1 μA<br>Pin 1, 3, 4 or 6 to pin 2                                                                        | V <sub>RWM</sub>    | 5    |        |      | V     |
| Reverse current                                                 | at V <sub>IN</sub> = V <sub>RWM</sub> = 5 V<br>Pin 1, 3, 4 or 6 to pin 2                                                       | I <sub>R</sub>      |      | < 0.01 | 0.1  | μΑ    |
| Bavarse braskdown voltage                                       | at I <sub>R</sub> = 1 mA<br>Pin 5 to pin 2                                                                                     | $V_{BR}$            | 6.3  | 7.1    | 8    | V     |
| Theverse breakdown voltage                                      | at I <sub>R</sub> = 1 mA<br>Pin 1, 3, 4 or 6 to pin 2                                                                          | V <sub>BR</sub> 6.9 |      | 7.9    | 8.7  | V     |
| Reverse clamping voltage                                        | at I <sub>PP</sub> = 3 A; Pin 1, 3, 4 or 6 to pin 2;<br>acc. IEC 61000-4-5                                                     | V <sub>C</sub>      |      |        | 15   | V     |
| Forward clamping voltage                                        | at I <sub>F</sub> = 3 A; Pin 2 to pin 1, 3, 4 or 6;<br>acc. IEC 61000-4-5                                                      | V <sub>F</sub>      |      |        | 5    | V     |
| Canacitanca                                                     | Pin 1, 3, 4 or 6 to pin 2<br>V <sub>IN</sub> (at pin 1, 3, 4 or 6) = 0 V and<br>V <sub>BUS</sub> (at pin 5) = 5 V; f = 1 MHz   | C <sub>D</sub>      |      | 0.8    | 1    | pF    |
| Capacitance                                                     | Pin 1, 3, 4 or 6 to pin 2<br>V <sub>IN</sub> (at pin 1, 3, 4 or 6) = 2.5 V and<br>V <sub>BUS</sub> (at pin 5) = 5 V; f = 1 MHz | C <sub>D</sub>      |      | 0.5    | 0.8  | pF    |
| Line symmetry                                                   | Difference of the line capacitances                                                                                            | dC <sub>D</sub>     |      |        | 0.05 | pF    |
| Supply line capacitancePin 5 to pin 2at $V_R = 0 V$ ; f = 1 MHz |                                                                                                                                | C <sub>ZD</sub>     |      | 110    |      | pF    |



### **Vishay Semiconductors**

#### **Typical Characteristics**

T<sub>amb</sub> = 25 °C, unless otherwise specified







Figure 2. ESD Discharge Current Wave Form acc. IEC 61000-4-2 (330 Ω/150 pF)



Figure 3. Typical Input Capacitance C\_{IN} at Pin 1, 3, 4, or 6 vs. Input Voltage  $V_{IN}$ 



Figure 4. Typical Forward Current I<sub>F</sub> vs. Forward Voltage V<sub>F</sub>



Figure 5. Typical Reverse Voltage V<sub>R</sub> vs. Reverse Current I<sub>R</sub>



Figure 6. Typical Peak Clamping Voltage V<sub>C</sub>vs. Peak Pulse Current  $I_{PP}$ 

### **Vishay Semiconductors**





Figure 7. Typical Clamping Performance at + 8 kV Contact Discharge (acc. IEC 61000-4-2)



Figure 8. Typical Clamping Performance at - 8 kV Contact Discharge (acc. IEC 61000-4-2)



Figure 9. Typical Peak Clamping Voltage at ESD Contact Discharge (acc. IEC 61000-4-2)



Figure 10. Typical Peak Clamping Voltage at ESD Contact Discharge (acc. IEC 61000-4-2)

### **Application Note:**

With the **VBUS054B-HS3** a double, high speed USB-port or up to 4 other high speed signal or data lines can be protected against transient voltage signals. Negative transients will be clamped close below the ground level while positive transients will be clamped close above the 5 V working range. An avalanche diode clamps the supply line (V<sub>BUS</sub> at pin 5) to ground (pin 2). The high speed data lines,  $D_{1+}$ ,  $D_{2+}$ ,  $D_{1-}$  and  $D_{2-}$ , are connected to pin 1, 3, 4 and 6. As long as the signal voltage on the data lines is between the ground- and the V<sub>BUS</sub>-level, the low capacitance PN-diodes offer a very high isolation to V<sub>BUS</sub>, ground and to the other data lines. But as soon as any transient signal exceeds this working range, one of the PN-diodes starts working in the forward mode and clamps the transient to ground or to the avalanche breakthrough voltage level of the Z-diode between pin 5 and pin 2.





### **Vishay Semiconductors**

### Background knowledge:

A zener- or avalanche diode is an ideal device for "cutting" or "clamping" voltage spikes or voltage transients down to low and uncritical voltage values. The breakthrough voltage can easily be adjusted by the chiptechnology to any desired value within a wide range. Up to about 6 V the "zener-effect" (tunnel-effect) is responsible for the breakthrough characteristic. Above 6 V the so-called "avalanche-effect" is responsible. This is a more abrupt breakthrough phenomenon. Because of the typical "Z-shape" of the current-voltage-curve of such diodes, these diodes are generally called "Z-diode" (= zener or avalanche diodes). An equally important parameter for a protection diode is the ESD- and surge-power that allows the diode to short current in the pulse to ground without being destroyed.

This requirement can be adjusted by the size of the silicon chip (crystal). The bigger the active area the higher the current that the diode can short to ground.

But the active area is also responsible for the diode capacitance - the bigger the area the higher the capacitance.

The dilemma is that a lot of applications require an effective protection against more then 8 kV ESD while the capacitance must be lower then 5 pF! This is well out of the normal range of a Z-diode. However, a Protection diode with a low capacitance PN-diode (switching diode or junction diode) in series with a Z-diode, can fulfil both requirements simultaneously: low capacitance AND high ESD- and/or surge immunity become possible! A small signal ( $V_{pp} < 100 \text{ mV}$ ) just sees the low capacitance of the PN-diode, while the big capacitance of the Z-diode in series remains "invisible".



Such a constellation with a Z-diode and a small PN-diode (with low capacitance) in series (anti-serial) is a real unidirectional protection device. The clamping current can only flow in one direction (forward) in the PN-diode. The reverse path is blocked.

Another PN-diode "opens" the back path so that the protection device becomes bidirectional! Because the clamping voltage levels in forward and reverse directions are different, such a protection device has a **Bi**directional and **As**ymmetrical clamping behaviour (**BiAs**) just like a single Z-diode.



1/0)





### **Vishay Semiconductors**



in the very first moment before any pulses have arrived, all three diodes are completely discharged (so the diode capacitances are empty of charge) the first signal pulse with an amplitude > 0.5 V will drive the upper PN-diode ( $D_1$ ) in a forward direction and "sees" the empty capacitance of the Z-diode (ZD). Depending on the duration of this pulse and the pause to the next one the Z-diodes capacitance can be charged up so that the next pulse "sees" a lower capacitance. After some pulses the big Z-diode could be completely charged up so that the following pulses just see the small capacitance of both PN-diodes. For some application this can work perfectly.....

For others applications the capacitance must be the same all the time from the first till the last pulse.

For these applications the appropriate mode of use is to connect the Z-diode to the supply voltage.

In this mode the Z-diode is charged up immediately by the supply voltage and both PN-diodes are always used in reverse. This keeps their capacitance at a minimum.









**Vishay Semiconductors** 

#### Package Dimensions in millimeters (inches): LLP75-6A



### Vishay Semiconductors



### **Ozone Depleting Substances Policy Statement**

It is the policy of Vishay Semiconductor GmbH to

- 1. Meet all present and future national and international statutory requirements.
- 2. Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

Vishay Semiconductor GmbH has been able to use its policy of continuous improvements to eliminate the use of ODSs listed in the following documents.

- 1. Annex A, B and list of transitional substances of the Montreal Protocol and the London Amendments respectively.
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA.
- 3. Council Decision 88/540/EEC and 91/690/EEC Annex A, B and C (transitional substances) respectively.

Vishay Semiconductor GmbH can certify that our semiconductors are not manufactured with ozone depleting substances and do not contain such substances.

We reserve the right to make changes to improve technical design and may do so without further notice.

Parameters can vary in different applications. All operating parameters must be validated for each customer application by the customer. Should the buyer use Vishay Semiconductors products for any unintended or unauthorized application, the buyer shall indemnify Vishay Semiconductors against all claims, costs, damages, and expenses, arising out of, directly or indirectly, any claim of personal damage, injury or death associated with such unintended or unauthorized use.

Vishay Semiconductor GmbH, P.O.B. 3535, D-74025 Heilbronn, Germany



Vishay

### Disclaimer

All product specifications and data are subject to change without notice.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained herein or in any other disclosure relating to any product.

Vishay disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless otherwise expressly indicated. Customers using or selling Vishay products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Vishay for any damages arising or resulting from such use or sale. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

Product names and markings noted herein may be trademarks of their respective owners.